ASIC FPGA Engineer Job at GD Mission Systems, Scottsdale, AZ

VlRkL0ovTEoxWGlFUEVjYkdSc2tTT25nZVE9PQ==
  • GD Mission Systems
  • Scottsdale, AZ

Job Description

Responsibilities for this Position

ASIC FPGA Engineer

ID: 2025-68284
USA-AZ-Scottsdale
Required Clearance: TS/SCI, obtainable within reasonable time based on requirements
Posted Date: 10/16/2025
Category: Engineering-Hardware
Employment Type: Full Time
Hiring Company: General Dynamics Mission Systems, Inc.

Basic Qualifications

Requires a Bachelors degree in Electrical or Computer Engineering, or a related Science, Engineering or Mathematics field. Also requires 2+ years of job-related experience or a Master's degree.

Clearance Requirements:

Department of DefenseTS/SCI security clearance ispreferred at time of hire. Candidates must be able to obtain a TS/SCI clearance within a reasonable amount of time from date of hire. Applicants selected will be subject to a U.S. Government security investigation and must meet eligibility requirements for access to classified information. Due to the nature of work performed within our facilities, U.S. citizenship is required.

Responsibilities for this Position

Primary J ob Qualifications:

We encourage you to apply if you have any of these preferred skills or experiences:

  • In-depth experience using RTL simulation tools such as Siemens Mentor Graphics Questa or Modelsim tools or equivalent in a Linux Environment
  • In-depth knowledge of System Verilog object oriented programming and the Universal Verification Methodology (UVM)
    • Understands UVM Testbench Architectures
    • Comfortable using and developing UVM agents , bus functional models
    • Understands different types of coverage , usage of cover classes, cover points, etc
    • Experience with predictive testbench components, functional coverage and assertions
    • Experience with constrained random testing
    • Experience with the Register Abstraction Layer
  • Familiarity with requirements-based verification , requirement tracing, and developing requirement verification strategies etc
  • Experience with scripting languages such as Linus shell scripts, TCL, Python
  • Familiarity with using Formal Verification tools, code coverage, writing waivers etc
  • Familiarity with the following are also helpful
    • Questa Verification IP ( QVIP )
    • Developing UVM testbenches for designs implemented in Xilinx devices with Xilinx IP and SoCs
    • AXI protocols, PCIe, Space Wire, and Ethernet interfaces
    • DSP functions and common signal processing components
    • Familiar with debugging FPGA/ASIC hardware and assisting with HW/SW integration
    • Continuous Integration features of GITLab

Duties and Tasks:
Responsible for definition, design, verification and documentation for ASIC (Application Specific Integrated Circuit) and/or FPGA (Field Programmable Gate Array) developments
Determines architecture, system simulation and detailed design approach
Defines module interfaces and all aspects of device design and simulation
Creates test and simulation plans that establish functional criteria
Verifies test results and analyzes performance
May also review vendor capabilities and simulation tools
Participates in the improvement of the ASIC/FPGA organizational processes
Supports the generation of technical engineering products by using the appropriate standards, processes, procedures, and tools throughout the ASIC/FPGA development life cycle
May provide leadership and/or direction to lower level employees
Independently determines approach to solutions
Contributes to the completion of major programs and projects
Plans and executes project tasks for activities described above

General Knowledge, Skills and Abilities:
This candidate must have an ability to operate in a team environment and learn new skills to accomplish the verification goals.
Proficient use and understanding of ASIC/FPGA engineering concepts, principles, and theories
Proficient in the principles and techniques of ASIC/FPGA design and the design process
Keeps abreast of technology trends
Proficient awareness of business objectives and Engineerings role in achieving
Proficient in Microsoft Office applications
Proficient written and verbal communications skills
Ability to think creatively
Ability to multi-task
Proficient skill in communicating issues, impacts, and corrective actions
Regular contact with senior levels of internal work groups
Works under limited direction
Contact with project leaders and other professionals within the Engineering department and with project teams across the company
Some contact with external customers

What sets you apart:

  • Clear understanding of embedded micro-processing systems, FPGA Design and Verification using VHDL, and digital circuit analysis and design
  • Collaborative, creative thinker with high proficiency in technical problem solving
  • Team player with effective communication and presentation skills
  • Experience designing high speed interfaces and complex memory designs
  • Commitment to ongoing professional development for yourself and others


Our Commitment to You:

  • An exciting career path with opportunities for continuous learning and development.
  • Research oriented work, alongside award winning teams developing practical solutions for our nations security
  • Flexible schedules with every other Friday off work, if desired (9/80 schedule)
  • Competitive benefits, including 401k matching, flex time off, paid parental leave, healthcare benefits, health & wellness programs, employee resource and social groups, and more
  • See more at gdmissionsystems.com/careers/why-work-for-us/benefits

Workplace Options:
This position is fully on-site or hybrid/flex, as mutually agreed.
While on-site, you will be a part of theScottsdale, AZ team. Learn more at

Key Words : Verification, ASIC, FPGA, SystemVerilog, Verilog, Assertions (SVA), OVM, UVM, Digital Signal Processing (DSP), functional coverage, constrained random, formal verification, constrained random testing

#LI-Hybrid

#CJ1

Salary Note

This estimate represents the typical salary range for this position based on experience and other factors (geographic location, etc.). Actual pay may vary. This job posting will remain open until the position is filled.

Combined Salary Range

USD $96,800.00 - USD $96,800.00 /Yr.

Company Overview

General Dynamics Mission Systems (GDMS) engineers a diverse portfolio of high technology solutions, products and services that enable customers to successfully execute missions across all domains of operation. With a global team of 12,000+ top professionals, we partner with the best in industry to expand the bounds of innovation in the defense and scientific arenas. Given the nature of our work and who we are, we value trust, honesty, alignment and transparency. We offer highly competitive benefits and pride ourselves in being a great place to work with a shared sense of purpose. You will also enjoy a flexible work environment where contributions are recognized and rewarded. If who we are and what we do resonates with you, we invite you to join our high-performance team!


Equal Opportunity Employer / Individuals with Disabilities / Protected Veterans

PI278910807

Job Tags

Full time, Second job, Work at office, Flexible hours,

Similar Jobs

Troy Center

Registered Nurse (RN) Floor Nurse Job at Troy Center

 ...Documents Resident care services by charting in Resident & dept. records Protects Residents & staff by adhering to infection-control policies & protocols Resolves Resident problems &needs by utilizing multidisciplinary team strategies Assures quality of care by... 

City and County of Honolulu

RADIO TECHNICIAN I Job at City and County of Honolulu

Join to apply for the RADIO TECHNICIAN I role at City and County of Honolulu2 days ago Be among the first 25 applicantsJoin to apply for the RADIO TECHNICIAN I role at City and County of HonoluluCity and County of Honolulu provided pay range This range is provided by... 

Cafe Rio

General Manager Job at Cafe Rio

 ...cooking up great food? Do you want to work with a company that is dedicated to the...  ...interact with diverse employees, bilingual (English/Spanish) a plus Company Description Cafe...  ..., and when it's all said and done, go home having worked hand in hand with a great... 

Eaton Aerospace

Assembler B - 2nd Shift (Repair and Overhaul) Job at Eaton Aerospace

 ...AER FMC division is currently seeking a Assembler B - 2nd Shift (Repair and Overhaul). The hourly rate for this position is $20.80 -...  ...specific need. Only accommodation requests will be accepted by this phone number. We know that good benefit programs are important to... 

Bradenton

Power Washing Lead Tech Job at Bradenton

 ...advancement Ready to lead a team in a fast-growing essential industry Rolling Suds of Sarasota-Bradenton is hiring a Lead Power Washing Technician to supervise a small crew work outdoors and grow your career in the home services industry. No power washing...